DocumentCode :
2488233
Title :
An effective distributed BIST architecture for RAMs
Author :
Bodoni, Monica Lobetti ; Benso, Alfredo ; Chiusano, Silvia ; Di Carlo, Stefanon ; Di Natale, Giorgio ; Prinetto, Paolo
Author_Institution :
Siemens Inf. & Commun. Networks S.p.A., Milan, Italy
fYear :
2000
fDate :
2000
Firstpage :
119
Lastpage :
124
Abstract :
The present paper proposes a solution to the problem of testing a system containing many distributed memories of different sizes. The proposed solution relies in the development of a BIST architecture characterized by a single BIST processor, implemented as a microprogrammable machine and able to execute different test algorithms, a wrapper for each SRAM including standard memory BIST modules, and an interface block to manage the communications between the SRAM and the BIST processor. Both area overhead and routing costs are minimized, and a scan-based approach allows full diagnostic capabilities of the faults possibly detected in the memories under test
Keywords :
SRAM chips; automatic testing; boundary scan testing; built-in self test; microprogramming; March algorithm; SRAM; address generator; different size distributed memories; different test algorithms; effective distributed BIST architecture; full diagnostic capabilities; interface block; memories under test; microprogrammable machine; minimized area overhead; minimized routing costs; scan-based approach; scheduling; single BIST processor; wrapper; Access protocols; Automatic testing; Built-in self-test; Communication standards; Memory management; Random access memory; Read-write memory; Routing; System testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop, 2000. Proceedings. IEEE European
Conference_Location :
Cascais
ISSN :
1530-1877
Print_ISBN :
0-7695-0701-8
Type :
conf
DOI :
10.1109/ETW.2000.873788
Filename :
873788
Link To Document :
بازگشت