Title :
Compaction with shape optimization [IC layout]
Author :
Okada, Kazuhisa ; Onodera, Hidetoshi ; Tamaru, Keikichi
Author_Institution :
Dept. of Electron., Kyoto Univ., Japan
Abstract :
We propose a new compaction problem that allows layout elements to have many shape possibilities. The objective of the problem is to find not only positions but also shapes of layout elements. We present an efficient method to solve the problem-compaction with shape optimization. This method simplifies the problem by considering the optimization of shapes only for the layout elements on a critical path. The layout is compacted step by step while optimizing the shapes of layout elements. Another important aspect of this compaction technique is that it makes layout “recyclable” for other sets of device parameters. The experimental examples, which attempt shape optimization and recycle of an analog layout, confirm the importance and efficiency of our method
Keywords :
circuit layout CAD; circuit optimisation; integrated circuit layout; IC layout; analog layout recycling; compaction problem; critical path; layout elements; shape optimization; Capacitors; Compaction; Constraint optimization; Design optimization; Integrated circuit layout; MOSFET circuits; Optimization methods; Recycling; Shape; Topology;
Conference_Titel :
Custom Integrated Circuits Conference, 1994., Proceedings of the IEEE 1994
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-1886-2
DOI :
10.1109/CICC.1994.379663