DocumentCode :
2489202
Title :
FPGA-based Implementation of a Correlator for Kasami Sequences
Author :
Pérez, M.C. ; Hernández, A. ; Ureña, J. ; Marziani, C. De ; Jiménez, A.
Author_Institution :
Dept. of Electron., Alcala Univ., Madrid
fYear :
2006
fDate :
20-22 Sept. 2006
Firstpage :
1141
Lastpage :
1144
Abstract :
Kasami sequences have been successfully used in communications, navigation and related systems due to their low cross-correlation values, compared to those from other binary sequences. In this work, different alternatives for the hardware implementation of a correlator of Kasami sequences are presented: for short sequences a combinational design is proposed, whereas three sequential designs are suggested for longer Kasami sequences. These three sequential designs differ about the management of the memory: one stores the necessary data in slices of the FPGA; another uses external memory; and finally, the last one uses the internal RAM blocks in the FPGA.
Keywords :
binary sequences; correlators; field programmable gate arrays; random-access storage; FPGA; Kasami sequences; binary sequences; internal RAM blocks; Correlators; Field programmable gate arrays; Frequency; Gold; Hardware; Memory management; Mobile robots; Navigation; Random access memory; Spread spectrum communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies and Factory Automation, 2006. ETFA '06. IEEE Conference on
Conference_Location :
Prague
Print_ISBN :
0-7803-9758-4
Type :
conf
DOI :
10.1109/ETFA.2006.355235
Filename :
4178350
Link To Document :
بازگشت