Title :
Efficient hardware controller synthesis for synchronous dataflow graph in system level design
Author :
Jung, Hyunuk ; Lee, Kangnyoung ; Ha, Soonhoi
Author_Institution :
Sch. of Comput. Sci. & Eng., Seoul Nat. Univ., South Korea
Abstract :
Concerns automatic hardware synthesis from a data flow graph (DFG) specification in system-level design. In the presented design methodology, each node of a data flow graph represents a hardware library module that contains a synthesizable VHDL code. Our proposed technique automatically synthesizes a clever control structure, a cascaded counter controller, that supports asynchronous interaction with external modules while efficiently implementing the synchronous data flow semantics of the graph at the same time. Through comparison with previous work with some examples, the novelty of the proposed technique is demonstrated
Keywords :
cascade control; data flow graphs; hardware description languages; high level synthesis; microcontrollers; asynchronous interaction; automatic hardware synthesis; cascaded counter controller; control structure; data flow graph specification; data flow semantics; external modules; hardware controller synthesis; hardware library modules; synchronous dataflow graph; synthesizable VHDL code; system-level design; Automatic control; Computer science; Control system synthesis; Counting circuits; Design methodology; Flow graphs; Hardware design languages; Libraries; Signal synthesis; System-level design;
Conference_Titel :
System Synthesis, 2000. Proceedings. The 13th International Symposium on
Conference_Location :
Madrid
Print_ISBN :
0-7695-0765-4
DOI :
10.1109/ISSS.2000.874032