DocumentCode :
2491540
Title :
Parallel encodable nonbinary quasi-cyclic LDPC codes with near-capacity performance
Author :
Chen, Chao ; Bai, Baoming ; Yuan, Ruijia ; Wang, Xinmei
Author_Institution :
State Key Lab. of ISN, Xidian Univ., Xi´´an, China
fYear :
2009
fDate :
26-28 Aug. 2009
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we propose a class of efficiently encodable nonbinary quasi-cyclic low-density parity-check (QC-LDPC) codes over finite fields. The special structure of the parity-check matrix allows the construction of both regular and irregular codes. A parallel encoding algorithm with a simple shift-register circuits implementation is presented, which significantly reduces the encoding latency. Simulation results show that, the proposed codes, when combined with higher order modulations, perform close to the Shannon limit.
Keywords :
modulation coding; parity check codes; shift registers; Shannon limit; encoding latency; higher order modulations; near-capacity performance; parallel encodable nonbinary quasi-cyclic LDPC codes; parity-check matrix; shift-register circuits; AWGN channels; Binary codes; Chaos; Circuit simulation; Decoding; Delay; Galois fields; Modulation coding; Parity check codes; Quantum cascade lasers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Networking in China, 2009. ChinaCOM 2009. Fourth International Conference on
Conference_Location :
Xian
Print_ISBN :
978-1-4244-4337-6
Electronic_ISBN :
978-1-4244-4337-6
Type :
conf
DOI :
10.1109/CHINACOM.2009.5339907
Filename :
5339907
Link To Document :
بازگشت