DocumentCode :
2492037
Title :
Text-to-Braille Translator in a Chip
Author :
Zhang, Xuan ; Ortega-Sanchez, Cesar ; Murray, Iain
Author_Institution :
Dept. of Electr. & Comput. Eng., Curtin Univ. of Technol., Bentley, WA
fYear :
2006
fDate :
19-21 Dec. 2006
Firstpage :
530
Lastpage :
533
Abstract :
This paper describes the hardware implementation of a text to Braille translator using field-programmable gate arrays (FPGAs). Different from most commercial software-based translators, the circuit presented in this paper is able to carry out text-to-Braille translation in hardware. The translator is based on the translating algorithm, proposed by Paul Blenkhorn (1997). The very high speed hardware description language (VHDL) was used to describe the chip in a hierarchical way. The test results indicate that the hardware-based translator achieves the same results as software-based commercial translators, with superior throughput.
Keywords :
field programmable gate arrays; hardware description languages; field-programmable gate arrays; hardware-based translator; text-to-Braille translator; very high speed hardware description language; Circuit testing; Code standards; Computer errors; DH-HEMTs; Field programmable gate arrays; Hardware design languages; Natural languages; Software testing; Table lookup; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2006. ICECE '06. International Conference on
Conference_Location :
Dhaka
Print_ISBN :
98432-3814-1
Type :
conf
DOI :
10.1109/ICECE.2006.355685
Filename :
4178521
Link To Document :
بازگشت