DocumentCode :
2494026
Title :
Multi-Bank Main Memory Architecture with Dynamic Voltage Frequency Scaling for System Energy Optimization
Author :
Ben Fradj, Hanene ; Belleudy, Cécile ; Auguin, Michel
Author_Institution :
Lab. d´´Informatique, Signaux et Syst. de Sophia-Antipolis, Sophia-Antipos
fYear :
0
fDate :
0-0 0
Firstpage :
89
Lastpage :
96
Abstract :
Several techniques were developed to reduce processor consumption which was the predominant source of dissipation. However with the technology evolution and the development of new applications that make heavy use of large memory data size, the energy savings obtained by these techniques become limited. In this article we showed that dynamic voltage frequency scaling technique (DVFS) increases the main memory consumption. A multi-banked memory architecture, having the capability of setting banks in low power modes when they are not accessed, is adopted to reduce the memory consumption. An approach of tasks allocation and banks configuration reducing the memory energy is developed at system level for multi-task and real-time systems. Experimental results show that, when we combined DVFS technique with an efficient multi-bank architecture and tasks to banks allocation, a system energy saving that reaches 35% is obtained
Keywords :
low-power electronics; memory architecture; power aware computing; dynamic voltage frequency scaling technique; main memory consumption; multibank main memory architecture; system energy optimization; Clocks; Computer architecture; Dynamic voltage scaling; Embedded software; Frequency; Hardware; Memory architecture; Memory management; Real time systems; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
Conference_Location :
Dubrovnik
Print_ISBN :
0-7695-2609-8
Type :
conf
DOI :
10.1109/DSD.2006.68
Filename :
1690025
Link To Document :
بازگشت