DocumentCode :
2494631
Title :
High-Level Decision Diagram based Fault Models for Targeting FSMs
Author :
Raik, Jaan ; Ubar, Raimund ; Viilukas, Taavi
Author_Institution :
Dept. of Comput. Eng., Tallinn Univ. of Technol.
fYear :
0
fDate :
0-0 0
Firstpage :
353
Lastpage :
358
Abstract :
Recently, a number of works have been published on implementing assignment decision diagram models combined with SAT methods to address register-transfer level test pattern generation. Those methods have proven efficient. However, all of them target modules inside the datapath of the circuit. In this paper, we show by experiments that the fault coverage achieved by full datapath tests is often lower than what can be achieved if faults in the control part FSM were additionally considered. We also propose a new type of fault model for targeting faults in FSMs embedded to RTL descriptions. In addition, we present an alternative for traditional assignment decision diagrams, which provides for a more general representation of RTL circuits. We show that our model, called high-level decision diagrams, allows efficient high-level test path activation. According to experiments the proposed approach outperforms state-of-the-art test pattern generation tools
Keywords :
automatic test pattern generation; decision diagrams; fault simulation; finite state machines; integrated circuit testing; sequential circuits; SAT methods; fault coverage; fault models; finite state machine; high-level decision diagram; register-transfer level test pattern generation; Assembly; Binary decision diagrams; Circuit faults; Circuit simulation; Circuit testing; Coupling circuits; Genetic algorithms; Sequential analysis; Sequential circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
Conference_Location :
Dubrovnik
Print_ISBN :
0-7695-2609-8
Type :
conf
DOI :
10.1109/DSD.2006.60
Filename :
1690061
Link To Document :
بازگشت