DocumentCode :
2494949
Title :
Design and Validation of Digital Channels for a Galileo Receiver Prototype
Author :
Rossi, Francesco ; Rovini, M. ; Fanucci, L. ; Marradi, L. ; Giachella, G. ; Palmiero, I. ; lacone, P.
Author_Institution :
Dept. of Inf. Eng., Pisa Univ.
fYear :
0
fDate :
0-0 0
Firstpage :
545
Lastpage :
549
Abstract :
This paper describes the design activity for the digital baseband processing of a prototype receiver for the Galileo system. According to the applied hardware-software partitioning, the high rate elaborations have been implemented on a dedicated hardware, a Xilinx Virtex2 FPGA, while the remaining low rate processing has been programmed on an analog device DSP. A customarily designed prototype board has been used to validate the receiver under real working conditions: a dynamic GPS and Galileo scenario. Particularly, the paper focuses on the receiver digital channel, which is the critical core of the FPGA, from VHDL modeling to hardware implementation and testing
Keywords :
digital signal processing chips; field programmable gate arrays; hardware description languages; logic partitioning; radio receivers; satellite navigation; Galileo receiver prototype; Galileo system; VHDL modeling; Xilinx Virtex2 FPGA; analog device DSP; digital baseband processing; digital channels; dynamic GPS; hardware-software partitioning; prototype receiver; Channel bank filters; Design engineering; Field programmable gate arrays; Filtering; Global Positioning System; Hardware; Prototypes; Radio frequency; Signal processing; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design: Architectures, Methods and Tools, 2006. DSD 2006. 9th EUROMICRO Conference on
Conference_Location :
Dubrovnik
Print_ISBN :
0-7695-2609-8
Type :
conf
DOI :
10.1109/DSD.2006.41
Filename :
1690085
Link To Document :
بازگشت