DocumentCode :
2495009
Title :
On a Hardware Implementing Method of the Optimized AES Encryption Algorithm
Author :
Qitao Zhang
Author_Institution :
Dept. of Comput. & Inf. Eng., Harbin Univ. of Commerce, Harbin, China
Volume :
1
fYear :
2010
fDate :
24-25 April 2010
Firstpage :
82
Lastpage :
84
Abstract :
This paper introduces the principle of AES encryption algorithm and gives a detailed description of the algorithm FPGA design and implementation. The limitation of the current AES implementation methods is that the thruput is small. In allusion to this problem, this paper applies assembly-line technology in the designation and gains the best optimized area and speed. It implements AES encryption algorithm in hardware description language. Finally, the design is downloaded to the FPGA chip CycloneII EP2C35F672 to check. The experiment results show that even under the circumstance of the low global clock frequency, it can obtain high thruput.
Keywords :
cryptography; field programmable gate arrays; optimisation; FPGA chip CycloneII EP2C35F672; FPGA design; FPGA implementation; assembly-line technology; clock frequency; hardware description language; hardware implementing method; optimized AES encryption algorithm; Algorithm design and analysis; Assembly; Cryptography; Design optimization; Field programmable gate arrays; Frequency; Hardware; Information security; National security; Optimization methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Information Technology (MMIT), 2010 Second International Conference on
Conference_Location :
Kaifeng
Print_ISBN :
978-0-7695-4008-5
Electronic_ISBN :
978-1-4244-6602-3
Type :
conf
DOI :
10.1109/MMIT.2010.105
Filename :
5474271
Link To Document :
بازگشت