Title :
The application of low power dissipation and reconfigurable technology on SoC cache
Author :
Wang, Yilei ; Zhong, Li ; Li, Tao ; Gao, Xianfeng
Author_Institution :
Dept. of Comput. Sci.&Technol., Lu Dong Univ., Yantai
Abstract :
The static power dissipation is account for a small part compared to the high overturn dissipation among clock dissipation. So the clock dissipation optimization is mainly aimed at the dynamic dissipation optimization. This paper puts forward a low power dissipation and Reconfigurable technology aimed at SoC cache according to the architecture of the MIPS patch memory system and its work principle. It goes into particulars on software and hardware methods and gives the experiment results compared to the traditional method.
Keywords :
cache storage; clocks; low-power electronics; memory architecture; optimisation; reconfigurable architectures; system-on-chip; MIPS patch memory system architecture; SoC cache; clock dissipation optimization; dynamic dissipation optimization; low power dissipation; overturn dissipation; reconfigurable technology; static power dissipation; Clocks; Costs; Encapsulation; Flip-flops; Hardware; Paper technology; Pins; Power dissipation; Programming profession; Random access memory; Cache; Low Power Disspation; Reconfigurable technology; SoC;
Conference_Titel :
Intelligent Control and Automation, 2008. WCICA 2008. 7th World Congress on
Conference_Location :
Chongqing
Print_ISBN :
978-1-4244-2113-8
Electronic_ISBN :
978-1-4244-2114-5
DOI :
10.1109/WCICA.2008.4594041