DocumentCode :
2496621
Title :
A new technique to ensure quality of test patterns
Author :
Koo, Peng-Cheng ; Pang, San-Liek
Author_Institution :
IC Design Centre, Siemens Components Private Ltd., Singapore
fYear :
1998
fDate :
2-4 Dec 1998
Firstpage :
160
Lastpage :
164
Abstract :
This technique detects all active pins in a test pattern electrically using an ATE system. Exhaustive checks on signal pins with different input and output levels ensures that all patterns are stable. Information gathered on active pins for all patterns allows optimised pattern selection for level testing. The technique is portable across different ATE systems and devices. Results show that the test time can be reduced, by up to 31.1% with the proper selection of patterns for level tests of VLSI devices
Keywords :
VLSI; automatic test pattern generation; integrated circuit testing; ATE; VLSI circuit testing; active pins detection; level testing; optimised pattern selection; portable technique; signal pins; test pattern quality; test time reduction; Integrated circuit testing; Logic testing; Low voltage; Performance evaluation; Pins; Production; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1998. ATS '98. Proceedings. Seventh Asian
ISSN :
1081-7735
Print_ISBN :
0-8186-8277-9
Type :
conf
DOI :
10.1109/ATS.1998.741608
Filename :
741608
Link To Document :
بازگشت