DocumentCode :
2496980
Title :
A master-slave synchronization model for enhanced servo clock design
Author :
Macii, D. ; Fontanelli, D. ; Petri, D.
Author_Institution :
Dept. of Inf. Eng. & Comput. Sci., Univ. of Trento, Trento, Italy
fYear :
2009
fDate :
12-16 Oct. 2009
Firstpage :
1
Lastpage :
6
Abstract :
Slave servo clocks have an essential role in hardware and software synchronization techniques based on Precision Time Protocol (PTP). The objective of servo clocks is to remove the drift between slave and master nodes, while keeping the output timing jitter within given uncertainty boundaries. Up to now, no univocal criteria exist for servo clock design. In fact, the relationship between controller design, performances and uncertainty sources is quite evanescent. In this paper, we propose a quite simple, but exhaustive linear model, which is expected to be used in the design of enhanced servo clock architectures.
Keywords :
clocks; synchronisation; controller design; exhaustive linear model; hardware synchronization; master-slave synchronization model; output timing jitter; precision time protocol; servo clock architecture; slave servo clock design; software synchronization; Application software; Clocks; Filters; Hardware; Jitter; Master-slave; Protocols; Servomechanisms; Synchronization; Uncertainty; IEEE 1588; Synchronization; linear control systems; system models; uncertainty;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Precision Clock Synchronization for Measurement, Control and Communication, 2009. ISPCS 2009. International Symposium on
Conference_Location :
Brescia
Print_ISBN :
978-1-4244-4391-8
Electronic_ISBN :
978-1-4244-4392-5
Type :
conf
DOI :
10.1109/ISPCS.2009.5340199
Filename :
5340199
Link To Document :
بازگشت