Title : 
Si via interconnection technique for 3D MEMS package
         
        
            Author : 
Jeong, Jinwoo ; Kim, Hyeon Cheol ; Chun, Kukjin ; Lee, Eunsung ; Moon, Changyoul
         
        
            Author_Institution : 
Seoul Nat. Univ., Seoul
         
        
        
        
        
        
            Abstract : 
A novel Si via interconnection technique using the doped silicon as an interconnection material is presented for 3D MEMS package. Concept and key idea of silicon via is described. Two layers stacked via arrays with 40 mum and 50 mum spacing are fabricated to prove its feasibility. SDB (silicon direct bonding) multi-stacking process is used for fabrication of stacked package, which consists of a substrate, MEMS structure layer and a cover layer. Resistance of the via which has 34 mum width is measured. Additional electrical and mechanical characteristics of fabricated via are under testing.
         
        
            Keywords : 
electronics packaging; elemental semiconductors; micromechanical devices; silicon; 3D MEMS package interconnections; Si; doped silicon; multistacking process; silicon direct bonding; size 34 mum; size 40 mum; size 50 mum; stacked package fabrication; Bonding; Copper; Fabrication; Microelectromechanical devices; Micromechanical devices; Packaging; Silicon; Stacking; Thermal stresses; Wafer scale integration;
         
        
        
        
            Conference_Titel : 
Sensors, 2006. 5th IEEE Conference on
         
        
            Conference_Location : 
Daegu
         
        
        
            Print_ISBN : 
1-4244-0375-8
         
        
            Electronic_ISBN : 
1930-0395
         
        
        
            DOI : 
10.1109/ICSENS.2007.355831