DocumentCode :
2497732
Title :
Design and simulation of low power dynamic logic circuit using footed diode domino logic
Author :
Kumar, Sudhakar ; Singhal, Sharad ; Pandey, Akhilesh Kumar ; Nagaria, R.K.
Author_Institution :
Dept. of Electron. & Commun. Eng., Motilal Nehru Nat. Inst. of Technol., Allahabad, India
fYear :
2013
fDate :
12-14 April 2013
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we proposed a new technique to reduce power dissipation for domino logic circuits. In this proposed circuit we put a diode on the foot of domino logic circuit which results in power reduction as compared to reported and conventional domino logic. We are using NMOS as a diode and due to this extra diode (NMOS), in precharge period leakage current reduce due to stacking effect. For simulation we are using cadence spectre tool at 180nm CMOS technology and comparison between conventional, reported & proposed logic styles has been done. The result of simulation shows an improvement of 72% and 41% power as compared to the standard conventional domino logic & pseudo dynamic buffer based domino logic.
Keywords :
CMOS logic circuits; circuit simulation; diodes; logic circuits; logic design; logic simulation; CMOS technology; NMOS; cadence spectre tool; footed diode domino logic; low power dynamic logic circuit design; low power dynamic logic circuit simulation; power dissipation reduction; precharge period leakage current reduction; pseudodynamic buffer-based domino logic; stacking effect; standard conventional domino logic; Capacitance; Clocks; Electronic mail; Logic gates; MOS devices; Monitoring; Transistors; CAD tool; Dynamic logic; Footed diode; Low power domino logic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Engineering and Systems (SCES), 2013 Students Conference on
Conference_Location :
Allahabad
Print_ISBN :
978-1-4673-5628-2
Type :
conf
DOI :
10.1109/SCES.2013.6547509
Filename :
6547509
Link To Document :
بازگشت