Title :
A system-level stochastic circuit generator for FPGA architecture evaluation
Author :
Mark, Cindy ; Shui, Ava ; Wilton, Steve
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of British Columbia, Vancouver, BC
Abstract :
We describe a stochastic circuit generator that can be used to automatically create benchmark circuits for use in FPGA architecture studies. The circuits consist of a hierarchy of interconnected modules, reflecting the structure of circuits designed using a system-on-chip design flow. Within each level of hierarchy, modules can be connected in a bus, star, or dataflow configuration. Our circuit generator is calibrated based on a careful study of existing SoC circuits. We compare our circuits to those generated by previous circuit generators, and characterize our circuits with respect to the type of network used to connect modules.
Keywords :
field programmable gate arrays; network synthesis; system-on-chip; FPGA architecture evaluation; SoC circuits; system-level stochastic circuit generator; system-on-chip design flow; Character generation; Computer architecture; Field programmable gate arrays; Integrated circuit interconnections; Logic circuits; Network-on-a-chip; Power system modeling; Stochastic systems; System-on-a-chip; Tuned circuits;
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
DOI :
10.1109/FPT.2008.4762362