DocumentCode :
2498820
Title :
A new coarse-grained FPGA architecture exploration environment
Author :
Parvez, Husain ; Marrakchi, Zied ; Farooq, Umer ; Mehrez, Habib
Author_Institution :
LIP6, Univ. Pierre et Marie Curie, Paris
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
285
Lastpage :
288
Abstract :
This paper presents an exploration environment for the design of 2D island-style coarse grained FPGA architectures. An architecture description file defines various architectural parameters including the definition of new coarse grained blocks, the positioning of blocks in the architecture and the selection of routing network. Once the initial architecture is defined, a software flow places and routes a target netlist on the generated architecture. The placement cost of a netlist is optimized either by changing the position of netlist instances on its respective blocks or by changing the position of blocks on the architecture. A single FPGA architecture can also be obtained for mapping a set of netlists at mutually exclusive times. It has been found that the sum of the placement costs of all the netlists is found to be minimum if all the netlists are used to get a single architecture. A set of DSP test-benches is used to show the effectiveness of the various techniques used in this work.
Keywords :
field programmable gate arrays; reconfigurable architectures; DSP test-benches; architecture description file; coarse-grained FPGA architecture; field programmable gate arrays; Application software; Computer architecture; Context modeling; Cost function; Digital signal processing; Field programmable gate arrays; Logic; Pins; Routing; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
Type :
conf
DOI :
10.1109/FPT.2008.4762399
Filename :
4762399
Link To Document :
بازگشت