DocumentCode :
2498965
Title :
Quad-level bit-stream signal processing on FPGAs
Author :
Ng, Chiu-Wa ; Wong, Ngai ; So, Hayden Kwok-Hay ; Ng, Tung-Sang
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Hong Kong, Hong Kong
fYear :
2008
fDate :
8-10 Dec. 2008
Firstpage :
309
Lastpage :
312
Abstract :
Quad-level bit-stream signal processing (BSSP) circuits are implemented and their performances are compared with previously published tri-level and bi-level BSSP implementations on FPGAs. BSSP refers to the process of performing computation directly on over-sampled delta-sigma modulated signals to eliminate the need of resource consuming decimators and interpolators. Quad-level BSSP offers better performance than their bi-and tri-level counterparts at the expense of higher resource utilization. Using a digital phase locked loop (DPLL) and a quadrature phase-shift keying (QPSK) demodulator as application examples, the effectiveness of quad-level BSSP on FPGAs is studied. The BSSP approach will be contrasted with conventional multi-bit implementations using built-in digital signal processing blocks in modern FPGAs.
Keywords :
delta-sigma modulation; digital phase locked loops; field programmable gate arrays; quadrature phase shift keying; signal processing; FPGAs; digital phase locked loop; digital signal processing; field programmable gate arrays; over-sampled delta-sigma modulated signals; quad-level bit-stream signal processing; quadrature phase-shift keying demodulator; Circuits; Delta modulation; Demodulation; Digital signal processing; Field programmable gate arrays; Phase locked loops; Phase shift keying; Quadrature phase shift keying; Resource management; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ICECE Technology, 2008. FPT 2008. International Conference on
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-3783-2
Electronic_ISBN :
978-1-4244-2796-3
Type :
conf
DOI :
10.1109/FPT.2008.4762405
Filename :
4762405
Link To Document :
بازگشت