DocumentCode :
2499840
Title :
The 10 GHz wide tuning and low phase-noise PLL chip design
Author :
Huang, Jhin-Fang ; Mao, Che-Chi ; Liu, Ron-Yi
Author_Institution :
Dept. of Electron. Eng., Nat. Taiwan Univ. of Sci. & Technol., Taipei, Taiwan
fYear :
2011
fDate :
24-26 June 2011
Firstpage :
157
Lastpage :
160
Abstract :
An integer-N phase-locked loop (PLL) operating at 10 GHz is designed and fabricated in TSMC 0.18-um CMOS technology. The proposed PLL with a LC-tank voltage-controlled oscillator (VCO) and a mixed design of current mode logic (CML) and true single phase clock (TSPC) logic in the frequency divider achieves a tuning range from 8.75 GHz to 10.93 GHz and a phase noise of -113.4 dBc per Hertz at an offset frequency of 1 MHz from the carry frequency of 10.49 GHz. The final simulated locking time is lower than 3.7 us. Including pads and an on-chip third-order low-pass filter, the overall chip area is only 0.82×0.68 mm2 (0.56 mm2) as well as the power consumption is 39 mW at the 1.8 V supply voltage.
Keywords :
CMOS logic circuits; circuit tuning; network synthesis; phase locked loops; voltage-controlled oscillators; 10 GHz wide tuning; LC-tank voltage controlled oscillator; TSMC 0.18-um CMOS technology; current mode logic; low phase noise PLL chip design; phase locked loop; true single phase clock logic; CMOS integrated circuits; Frequency conversion; Low pass filters; Phase frequency detector; Phase locked loops; Phase noise; Voltage-controlled oscillators; MMFD; PLL; integer-N; multi-modulus frequency divider; phase noise; phase-locked loop;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Anti-Counterfeiting, Security and Identification (ASID), 2011 IEEE International Conference on
Conference_Location :
Xiamen
ISSN :
Pending
Print_ISBN :
978-1-61284-631-6
Type :
conf
DOI :
10.1109/ASID.2011.5967440
Filename :
5967440
Link To Document :
بازگشت