Title :
Pole-Zero Cancellation Circuit for Charge Sensitive Amplifier with Pile-up Pulses Tracking System
Author_Institution :
Fac. of Electr. Eng., Automatics, Comput. Sci. & Electron., AGH Univ. of Sci. & Technol., Cracow
fDate :
Oct. 29 2006-Nov. 1 2006
Abstract :
The pole-zero cancellation circuit with pile-up pulses tracking system is discussed. The CSA uses a MOS transistor biased in a triode region to continuous discharge the integration capacitance. The low noise requirements of the front-end electronics place the feedback CSA resistance in hundreds of the MOmega range. However, the high rate of input pulses generates a DC voltage shift at the CSA output and this influences the active feedback circuit. We propose a novel circuit to bias transistors in the feedback of the CSA and in the PZC circuit which tracks the mentioned above voltage shift at the CSA output and ensures the proper cancellation of the CSA feedback pole. We present measurements of a test structure for the continuous CSA feedback discharge and the implementation of this circuit in a fast multichannel ASIC fabricated in the 0.35 mum CMOS technology.
Keywords :
amplifiers; nuclear electronics; pulse circuits; 0.35 micron; CMOS technology; charge sensitive amplifier; front-end electronics place; multichannel ASIC; pile-up pulses tracking system; pole-zero cancellation circuit; CMOS technology; Capacitance; Circuit noise; Circuit testing; Feedback circuits; MOSFETs; Output feedback; Pulse amplifiers; Pulse circuits; Voltage;
Conference_Titel :
Nuclear Science Symposium Conference Record, 2006. IEEE
Conference_Location :
San Diego, CA
Print_ISBN :
1-4244-0560-2
Electronic_ISBN :
1095-7863
DOI :
10.1109/NSSMIC.2006.356145