Title :
Quantifying the benefits of cycle time reduction in semiconductor wafer fabrication
Author :
Nemoto, Kazunori ; Akcali, Elif ; Uzsoy, Reha
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Abstract :
In recent years, semiconductor manufacturing has become extremely complex due to device size reduction. Hence the manufacturing cycle time, also called turn around time (TAT), which is defined as the time required from wafer input through probing test, becomes longer year by year. This renders the delay between process defect occurrence and detection a significant problem. On the other hand, customer demands for faster delivery are increasing because their product life cycles are getting shorter. Therefore, TAT reduction is important for semiconductor manufacturers not only to satisfy customer requirements, but also to remain competitive in their market. This paper examines the financial benefits of TAT reduction using stochastic simulation
Keywords :
economics; integrated circuit manufacture; integrated circuit yield; simulation; stochastic processes; cycle time reduction; financial benefits; semiconductor manufacturing; semiconductor wafer fabrication; stochastic simulation; turn around time; Delay; Fabrication; Industrial engineering; Manufacturing processes; Mathematical model; Production; Random access memory; Semiconductor device manufacture; Stochastic processes; Testing;
Conference_Titel :
Electronics Manufacturing Technology Symposium, 1996., Nineteenth IEEE/CPMT
Conference_Location :
Austin, TX
Print_ISBN :
0-7803-3642-9
DOI :
10.1109/IEMT.1996.559705