Title :
Three dimensional ICs, having four stacked active device layers
Author :
Kunio, T. ; Oyama, K. ; Hayashi, Y. ; Morimoto, M.
Author_Institution :
NEC Corp., Kanagawa, Japan
Abstract :
The four-layer-stacked master slice is proposed as a system application for 3-D ICs. The master slice consists of a programmable logic array for logic circuits, a CMOS gate array for I/O interface buffer circuits, and a CMOS SRAM. Fabrication technologies for the four-layer-stacked 3-D IC are described. Laser beam recrystallization was carried out for the formation of three SOI (silicon-on-insulator) layers in the 3-D IC. Recrystallization without cracks in both SOI and vertical isolation layers was accomplished by adjusting laser annealing conditions. Microprobe Raman spectroscopy data indicated that a tensile stress of (3-6)*10/sup 9/ dyne/cm/sup 2/ was present in each SOI layer. Surface planarization of the vertical isolation layer was carried out with a combination of polystyrene spin coating and dry etching. An initial surface roughness of about 1.7 mu m was successfully reduced to less than 500 A, and the planarized surface did not interfere with either recrystallization or photolithography. NMOSFETs and PMOSFETs, fabricated in the four-layer-stacked 3-D IC, have been successfully operated.<>
Keywords :
CMOS integrated circuits; integrated circuit technology; laser beam annealing; recrystallisation annealing; semiconductor thin films; semiconductor-insulator boundaries; 3-D ICs; CMOS SRAM; CMOS gate array; I/O interface buffer circuits; NMOSFETs; PLA; PMOSFETs; dry etching; four stacked active device layers; four-layer-stacked master slice; laser annealing conditions; laser beam recrystallisation; logic circuits; planarization; polystyrene spin coating; programmable logic array; surface roughness; tensile stress; three SOI layers; vertical isolation layers; CMOS logic circuits; Logic circuits; Logic devices; MOSFETs; Programmable logic arrays; Random access memory; Rough surfaces; Silicon on insulator technology; Surface roughness; Three-dimensional integrated circuits;
Conference_Titel :
Electron Devices Meeting, 1989. IEDM '89. Technical Digest., International
Conference_Location :
Washington, DC, USA
Print_ISBN :
0-7803-0817-4
DOI :
10.1109/IEDM.1989.74183