DocumentCode :
2502582
Title :
Derating based hardware optimizations in soft error tolerant designs
Author :
Prasanth, Venugopal ; Singh, Virendra ; Parekhji, Rubin
Author_Institution :
Comput. Design & Test Lab., Indian Inst. of Sci., Bangalore, India
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
282
Lastpage :
287
Abstract :
Ensuring reliable operation over an extended period of time is one of the biggest challenges facing present day electronic systems. The increased vulnerability of the components to atmospheric particle strikes poses a big threat in attaining the reliability required for various mission critical applications. Various soft error mitigation methodologies exist to address this reliability challenge. A general solution to this problem is to arrive at a soft error mitigation methodology with an acceptable implementation overhead and error tolerance level. This implementation overhead can then be reduced by taking advantage of various derating effects like logical derating, electrical derating and timing window derating, and/or making use of application redundancy, e.g. redundancy in firmware/software executing on the so designed robust hardware. In this paper, we analyze the impact of various derating factors and show how they can be profitably employed to reduce the hardware overhead to implement a given level of soft error robustness. This analysis is performed on a set of benchmark circuits using the delayed capture methodology. Experimental results show up to 23% reduction in the hardware overhead when considering individual and combined derating factors.
Keywords :
circuit reliability; flip-flops; logic design; radiation hardening (electronics); atmospheric particle strikes; benchmark circuits; delayed capture methodology; derating based hardware optimizations; electrical derating; electronic systems; error tolerance level; firmware-software redundancy; flip-flop; hardware overhead; logical derating; reliability; soft error mitigation methodology; soft error tolerant designs; timing window derating; Abstracts; Clocks; Hardware; Logic gates; Microprogramming; Soft error mitigation; delayed capture methodology; hardware derating;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2012 IEEE 30th
Conference_Location :
Hyatt Maui, HI
ISSN :
1093-0167
Print_ISBN :
978-1-4673-1073-4
Type :
conf
DOI :
10.1109/VTS.2012.6231067
Filename :
6231067
Link To Document :
بازگشت