DocumentCode :
2503241
Title :
Power Characterization of Embedded SRAMs for Power Binning
Author :
Zhao, Yang ; Grenier, Lisa ; Majumdar, Amitava
Author_Institution :
Adv. Micro Devices, Inc., Sunnyvale, CA, USA
fYear :
2012
fDate :
23-25 April 2012
Firstpage :
203
Lastpage :
208
Abstract :
While IC speed binning is commonplace today, power binning is a relatively new practice and doing that on an automatic test equipment (ATE), without the aid of functional patterns, is even more rare. As with speed binning, power binning depends on measuring power of multiple components in each IC and using the measurements in a model to predict actual power dissipation of the chip. Power dissipated by embedded SRAMs, especially under activity levels found in normal operation, is critical to power binning. This paper describes a method for measuring the normal functional power of embedded SRAMs by re-using memory BIST and JTAG circuitry in an ATE environment, contributing to power binning at wafer probe.
Keywords :
SRAM chips; automatic test equipment; built-in self test; integrated circuit testing; ATE; IC speed binning; JTAG circuitry; automatic test equipment; embedded SRAM; memory BIST; power binning; power characterization; power dissipation; Built-in self-test; Clocks; Encoding; MIMICs; Power dissipation; Power measurement; Power characterization; embedded SRAMs; memory BIST;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2012 IEEE 30th
Conference_Location :
Hyatt Maui, HI
ISSN :
1093-0167
Print_ISBN :
978-1-4673-1073-4
Type :
conf
DOI :
10.1109/VTS.2012.6231103
Filename :
6231103
Link To Document :
بازگشت