Title :
Flexible Parallel Architecture for DVB-S2 LDPC Decoders
Author :
Gomes, Marco ; Falcão, Gabriel ; Silva, Vitor ; Ferreira, Vitor ; Sengo, Alexandre ; Falcão, Miguel
Author_Institution :
Univ. of Coimbra, Coimbra
Abstract :
State-of-the-art decoders for Low-Density Parity-Check (LDPQ codes adopted by the DVB-S2 standard, explore the periodicity M = 360 features of the selected special LDPC- IRA codes. This paper addresses the generalization of a well known M-kernel parallel hardware structure and proposes an efficient partitioning by any factor of M, without memory addressing overhead and keeping unchanged the efficient message mapping scheme. The method provides a simple and efficient way to reduce the decoder complexity. Synthesizing the proposed decoder architecture for N = {45,90,180} parallel processing units using an FPGA family from Xilinx shows a minimum throughput above the minimal 90 Mbps.
Keywords :
decoding; digital video broadcasting; direct broadcasting by satellite; field programmable gate arrays; parallel architectures; parity check codes; DVB-S2 LDPC decoder; FPGA; IRA codes; M-kernel parallel hardware structure; Xilinx; digital video satellite broadcast standard; field programmable gate array; flexible parallel architecture; low-density parity-check codes; parallel processing; Code standards; Decoding; Digital video broadcasting; Encoding; Kernel; Modulation coding; Parallel architectures; Parity check codes; Sparse matrices; Throughput;
Conference_Titel :
Global Telecommunications Conference, 2007. GLOBECOM '07. IEEE
Conference_Location :
Washington, DC
Print_ISBN :
978-1-4244-1042-2
Electronic_ISBN :
978-1-4244-1043-9
DOI :
10.1109/GLOCOM.2007.619