DocumentCode :
2506695
Title :
Special features of a VLIW architecture
Author :
Abnous, Arthur ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Irvine, CA, USA
fYear :
1991
fDate :
30 Apr-2 May 1991
Firstpage :
224
Lastpage :
227
Abstract :
This paper describes some of the special features of a very long instruction word architecture that is based on a percolation scheduling (PS) compiler. The architecture exploits fine-grain (instruction-level) parallelism in order to speed up program execution. Recent developments in low-level code transformations have been successful in exposing this parallelism. In order to take advantage of the capabilities of the PS compiler, the authors have devised a novel multi-way branch scheme that improves the overall performance of the architecture and allows speculative execution of the operations in the branch and branch delay slots. They have also adopted a modified instruction execution pipeline, which reduces the frequency of data hazards in the processor
Keywords :
parallel architectures; pipeline processing; program compilers; VLIW architecture; branch delay slots; fine grain parallelism; instruction execution pipeline; instruction-level parallelism; low-level code transformations; modified instruction execution pipeline; multi-way branch; percolation scheduling compiler; speculative execution; very long instruction word architecture; Computer architecture; Delay; Frequency; Pipelines; Reduced instruction set computing; Tiles; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Processing Symposium, 1991. Proceedings., Fifth International
Conference_Location :
Anaheim, CA
Print_ISBN :
0-8186-9167-0
Type :
conf
DOI :
10.1109/IPPS.1991.153782
Filename :
153782
Link To Document :
بازگشت