Title :
Component level reliability on different dimensions of lead free wafer level chip scale packages subjected to extreme temperatures
Author :
Thirugnanasambandam, Sivasubramanian ; Jiawei Zhang ; Evans, Joseph ; Fei Xie, F.X. ; Perry, Mark ; Lewis, Bennie ; Baldwin, D. ; Stahn, K. ; Roy, Matthieu
Author_Institution :
Dept. of Ind. & Syst. Eng., Auburn Univ., Auburn, AL, USA
fDate :
May 30 2012-June 1 2012
Abstract :
In this experiment, the thermal performance of different dimensional lead free wafer level chip scale package on laminate assemblies with SAC 305 alloys (3% Ag, 0.5%Cu) were recorded, to determine their reliability based on optimal dimensions of ball grid array, pad size and package structures. The test chips were of 6 × 6, 8 × 8 and 12 × 12 ball grid array packages with perimeter solder balls on a 0.4 mm pitch. The WLCSP assembly was subjected to high temperature accelerated life test of 1250 thermal cycles with -40°C to +125°C on a 50-minute thermal profile. The test was subjected to JEDEC JESD22-A104-B standard high and low temperature test in a single and dual zone environmental chamber to assess the solder joint performance. Reliability of the test chips was determined from the ability of components and solder interconnects to withstand the thermal stresses induced by alternating high and low temperature extremes. The SAC alloy micro structures of the components were studied in a scanning electron microscope to determine the impact of the IMCs on the solder joints. The results showed that the 6 × 6 ball grid array packages had better thermal reliability and main crack initiation position was at top right corner of the solder joints near the chip side.
Keywords :
ball grid arrays; chip scale packaging; copper alloys; integrated circuit reliability; integrated circuit testing; laminates; life testing; scanning electron microscopy; silver alloys; solders; thermal stresses; tin alloys; wafer level packaging; IMC; JEDEC JESD22-A104-B standard; SAC 305 alloy microstructure; SnAgCu; WLCSP assembly; ball grid array packages; component level reliability; crack initiation position; dimensional lead free wafer level chip scale package; dual zone environmental chamber; high temperature accelerated life test; laminate assembly; low temperature test; package structures; pad size; perimeter solder balls; scanning electron microscope; solder interconnects; solder joint performance assessment; temperature -40 degC to 125 degC; test chips; thermal cycles; thermal performance; thermal profile; thermal reliability; thermal stresses; time 50 min; Chip scale packaging; Environmentally friendly manufacturing techniques; Reliability; Soldering; Testing; BGA; Flip Chip; HALT; JEDEC; PCB; Reliability; SAC 305; SEM; Solder; WLCSP; lead free;
Conference_Titel :
Thermal and Thermomechanical Phenomena in Electronic Systems (ITherm), 2012 13th IEEE Intersociety Conference on
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-4244-9533-7
Electronic_ISBN :
1087-9870
DOI :
10.1109/ITHERM.2012.6231485