DocumentCode :
2507411
Title :
The new memory-efficient hardware architecture of CAVLD in H.264/AVC for mobile system
Author :
Park, SangYoon ; Min, Kyeongyuk ; Chong, Jongwha
Author_Institution :
Coll. of Inf. & Commun., Hanyang Univ., Seoul, South Korea
fYear :
2009
fDate :
28-30 Sept. 2009
Firstpage :
204
Lastpage :
207
Abstract :
In this paper, we propose a new Context-based Adaptive Variable Decoding (CAVLD) hardware architecture without memory fabrication for mobile process. Previous CAVLD hardware architecture consists of five step blocks and each block gets several bits from controller and Look-Up Tables (LUTs). Many researches on LUTs basically require Read Only Memory (ROM) or Random Access Memory (RAM) fabrication process which is difficult to be implemented in general mobile digital logic fabrication process. In this reason, the hardware architecture for CAVLD inevitably has large hardware area and high power consumption. This paper propose two techniques, which combines five steps into four steps and optimizes LUTs without embedded memory for reducing chip size. By adopting these two techniques, the memory size is reduced 15% and the processing time is reduced 33% compared with previous architectures.
Keywords :
adaptive decoding; mobile computing; storage allocation; table lookup; video coding; CAVLD; H.264/AVC; context-based adaptive variable decoding; fabrication process; look-up table; memory-efficient hardware architecture; mobile system; random access memory; read only memory; Automatic voltage control; Decoding; Fabrication; Hardware; Logic; Memory architecture; Random access memory; Read only memory; Read-write memory; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications and Information Technology, 2009. ISCIT 2009. 9th International Symposium on
Conference_Location :
Icheon
Print_ISBN :
978-1-4244-4521-9
Electronic_ISBN :
978-1-4244-4522-6
Type :
conf
DOI :
10.1109/ISCIT.2009.5341257
Filename :
5341257
Link To Document :
بازگشت