DocumentCode :
2507599
Title :
Technology options for 22nm and beyond
Author :
Kuhn, Kelin J. ; Liu, Mark Y. ; Kennel, Harold
Author_Institution :
Logic Technol. Dev., Intel Corp., Hillsboro, OR, USA
fYear :
2010
fDate :
10-11 May 2010
Firstpage :
1
Lastpage :
6
Abstract :
This paper explores the challenges facing the 22nm process generation and beyond. CMOS transistor architectures such as ultra-thin body, FinFET, and nanowire will be compared and contrasted. Mobility enhancements such as channel stress, alternative orientations, and exotic materials will be explored. Resistance challenges will be reviewed in relation to key process techniques such as silicidation, implantation and anneal. Capacitance challenges with traditional and new architectures will be discussed in light of new materials and processing techniques. The impact of new transistor architectures and enhanced channel materials on traditional junction engineering solutions will be summarized.
Keywords :
CMOS integrated circuits; MOSFET; annealing; nanowires; 22nm process generation; CMOS transistor; FinFET; annealing; channel stress; implantation; mobility enhancement; nanowire; silicidation; ultra-thin body; CMOS technology; Degradation; Doping; Electrostatics; FinFETs; Immune system; Manufacturing; Moore´s Law; Resource description framework; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Junction Technology (IWJT), 2010 International Workshop on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-5866-0
Type :
conf
DOI :
10.1109/IWJT.2010.5475000
Filename :
5475000
Link To Document :
بازگشت