DocumentCode :
2509019
Title :
Formal verification of modules under real time environment constraints
Author :
Banerjee, Ansuman ; Dasgupta, Pallab ; Chakrabarti, P.P.
Author_Institution :
Dept. of Comput. Sci. & Eng., Indian Inst. of Technol., Kharagpur, India
fYear :
2004
fDate :
2004
Firstpage :
103
Lastpage :
108
Abstract :
Recent approaches to modular verification rely on appropriate modeling of the environment under which the module is exercised. In order to apply model checking techniques on open systems, an appropriate notion of fairness of the environment is required. This paper proposes a formal approach for modular verification in the presence of untimed as well as real time constraints on the environment. In this paper, we address (possibly for the first time) the problem of formal verification of open systems under real-time fairness constraints on the environment. We show that determining the consistency of a set of real time environment constraints is NP hard, but inconsistencies in the specification can be avoided by some simple restrictions.
Keywords :
computational complexity; formal verification; temporal logic; computational complexity; formal verification; model checking techniques; modeling; modular verification; open systems; real time environment constraints; real time fairness constraints; temporal logic; Appropriate technology; Chip scale packaging; Computer science; Formal languages; Formal verification; Logic; Open systems; Real time systems; Specification languages; Sugar industry;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260911
Filename :
1260911
Link To Document :
بازگشت