DocumentCode :
2509288
Title :
Bridge over troubled wrappers:automated interface synthesis
Author :
Silva, Vijay D. ; Ramesh, S. ; Sowmya, Arcot
fYear :
2004
fDate :
2004
Firstpage :
189
Lastpage :
194
Abstract :
System-on-Chip (SoC) design methodologies rely heavily on reuse of intellectual property (IP) blocks. IP reuse is a labour intensive and time consuming process as IP blocks often have different communication interfaces. We present an algorithm which automates the generation of provably correct HDL descriptions of interfaces between mismatched IP communication protocols. We significantly improve and extend existing work by providing a solution which addresses data mismatches, pipelining and differences in clock speeds. These ideas have been implemented and the tool has been used to synthesise wrappers and bridges for many SoC protocols.
Keywords :
clocks; finite state machines; hardware description languages; high level synthesis; industrial property; system-on-chip; transport protocols; HDL; IP communication protocols; SoC design; automated interface synthesis; clock speed; communication interface; finite state machines; hardware description languages; high level interface synthesis; intellectual property blocks; pipelining; system on chip; time consuming process; wrapper synthesis; Bridge circuits; Clocks; Design methodology; Integrated circuit interconnections; Pipeline processing; Protocols; Signal synthesis; System-on-a-chip; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260923
Filename :
1260923
Link To Document :
بازگشت