Title :
Statistical leakage estimation in 32nm CMOS considering cells correlations
Author :
Joshi, Smriti ; Lombardot, Anne ; Belleville, Marc ; Beigne, Edith ; Girard, Stéphane
Author_Institution :
STMicroelectron., Crolles, France
Abstract :
In this paper a method to estimate the leakage power consumption of CMOS digital circuits taking into account input states and process variations is proposed. The statistical leakage estimation is based on a pre characterization of library cells considering correlations (ρ) between cells leakages. A method to create cells leakage correlation matrix is introduced. The maximum relative error achieved in the correlation matrix is 0.4% with respect to the correlations obtained by Monte Carlo simulations. The total circuit leakage is calculated using this correlation matrix along with the mean (μ), and variance (σ2) of each cell leakage. This approach is used for standby leakage estimation in 32nm technology. The accuracy and efficiency of the approach is demonstrated on a C3540 (8 bit ALU) ISCAS85 Benchmark circuit.
Keywords :
CMOS logic circuits; Monte Carlo methods; matrix algebra; CMOS digital circuits; ISCAS85 benchmark circuit; Monte Carlo simulations; cells correlations; correlation matrix; leakage power consumption; maximum relative error; size 32 nm; statistical leakage estimation; Correlation; Estimation; Integrated circuit modeling; Leakage current; Libraries; Monte Carlo methods; Table lookup;
Conference_Titel :
Faible Tension Faible Consommation (FTFC), 2012 IEEE
Conference_Location :
Paris
Print_ISBN :
978-1-4673-0822-9
DOI :
10.1109/FTFC.2012.6231721