DocumentCode :
2509750
Title :
Multi-VT ultra-low-power FPGA implementation in 65nm CMOS technology
Author :
De Streel, Guerric ; Bol, David ; Legat, Jean-Didier
Author_Institution :
Louvain Sch. of Eng., Univ. catholique de Louvain, Louvain-la-Neuve, Belgium
fYear :
2012
fDate :
6-8 June 2012
Firstpage :
1
Lastpage :
4
Abstract :
The development of sustainable and durable ultra-low-power SoC calls for flexibility integration in the design flow. Reconfigurable logic circumvents the intrinsic low speed performances of software processing in microcontrollers but FPGA fabrics to be embedded suffer from a high power overhead compared to dedicated ASICs. We show that, by combining a power-oriented implementation using multi-VT, a careful repartition of different MOS flavors, and an aggressive scaling of core voltage, the dynamic power consumption can be reduced below 6μW/tile at 50MHz switching target and the leakage power consumption can be brought down below 0.5μW/tile. Simulation results show that a 16-bits multiplier, mapped onto the fabric developed with these techniques, is characterized by an energy per cycle as low as 2.5pJ.
Keywords :
CMOS integrated circuits; field programmable gate arrays; low-power electronics; microcontrollers; power consumption; system-on-chip; ASIC; CMOS technology; FPGA fabrics; design flow; dynamic power consumption; flexibility integration; low speed performances; microcontrollers; multiVT ultra-low-power FPGA implementation; reconfigurable logic; size 65 nm; software processing; ultra-low-power SoC; Delay; Fabrics; Field programmable gate arrays; Power demand; Routing; Tiles; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Faible Tension Faible Consommation (FTFC), 2012 IEEE
Conference_Location :
Paris
Print_ISBN :
978-1-4673-0822-9
Type :
conf
DOI :
10.1109/FTFC.2012.6231745
Filename :
6231745
Link To Document :
بازگشت