Title :
Design for verification with System Verilog
Abstract :
Design for verification in the EDA industry is currently going through a paradigm shift due to the relentless growing problem of verifying large complex systems. A major impact in solving this problem has been the development and standardization of significant set of enhancements to the Verilog language under the name of System Verilog. This talk will review several aspects of this new language and how they form a critical part in the new design for verification paradigm.
Keywords :
electronic design automation; hardware description languages; large-scale systems; EDA industry; Verilog language; complex systems; electronic design automation; verification paradigm; Biographies; Computational modeling; Computer science; Electronic design automation and methodology; Hardware design languages; Helium; Standardization; Standards development; Very large scale integration;
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
DOI :
10.1109/ICVD.2004.1260952