DocumentCode :
2509878
Title :
The properties and annealing of gate oxide damage of oxynitride-passivated CMOS transistors arising from mechanical stresses during packaging
Author :
Doyle, B. ; Lau, D.
Author_Institution :
Digital Equipment Corp., Hudson, MA, USA
fYear :
1989
fDate :
3-6 Dec. 1989
Firstpage :
91
Lastpage :
94
Abstract :
The effects of the dicing and packaging of oxynitride-passivated CMOS devices are reported. It is shown that the dicing leads to extremely large threshold voltage shifts for both n- and p-MOS devices. The damage can mostly be annealed away at high temperatures, although the time and temperature are critical. Interface states and oxide charges are shown to be created and to follow different annealing kinetics. It is found that, even after full annealing, there is an increased hot-carrier susceptibility. No such effect is found for oxide and nitride passivations. Furthermore, the threshold voltage shift of a device is found to depend on its proximity to the point of dicing, indicating that mechanical stress is at the origin of this effect.<>
Keywords :
CMOS integrated circuits; annealing; hot carriers; insulated gate field effect transistors; packaging; annealing; annealing kinetics; dicing; gate oxide damage; hot-carrier susceptibility; mechanical stresses; n-MOS devices; oxynitride-passivated CMOS transistors; p-MOS devices; packaging; threshold voltage shift; threshold voltage shifts; Annealing; Hot carriers; Packaging machines; Passivation; Plasma applications; Plasma devices; Plasma measurements; Plasma temperature; Stress; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 1989. IEDM '89. Technical Digest., International
Conference_Location :
Washington, DC, USA
ISSN :
0163-1918
Print_ISBN :
0-7803-0817-4
Type :
conf
DOI :
10.1109/IEDM.1989.74235
Filename :
74235
Link To Document :
بازگشت