DocumentCode :
2510735
Title :
Designing leakage aware multipliers
Author :
DeRenzo, M. ; Irwin, M.J. ; Vijaykrishnan, N.
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
fYear :
2004
fDate :
2004
Firstpage :
654
Lastpage :
657
Abstract :
Power consumption has become a major design limiter. With the continued reduction of threshold voltages, optimizing leakage energy consumption is becoming increasingly important. Hence, the design of leakage-conscious memory and data path components is vital. This paper focuses on designing a 32-bit double precision multiplier, and shows how the appropriate choice of implementation primitives used in the design can provide significant leakage energy savings without much impact on performance.
Keywords :
leakage currents; low-power electronics; multiplexing equipment; power consumption; data path components; double precision multiplier; leakage energy consumption; leakage energy savings; leakage-conscious memory; power consumption; threshold voltage; Computer science; Counting circuits; Design engineering; Energy consumption; Leakage current; Multiplexing; Power engineering and energy; Power generation; Stacking; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1260996
Filename :
1260996
Link To Document :
بازگشت