DocumentCode :
2510988
Title :
A Fault Recovery Approach in Fault-Tolerant Processor
Author :
Li, Hongbing ; Shang, Lihong ; Dang, Jianxun ; Jin, Huihua
Author_Institution :
Sch. of Comput. Sci. & Eng., Beihang Univ., Beijing, China
fYear :
2009
fDate :
25-27 Sept. 2009
Firstpage :
52
Lastpage :
57
Abstract :
A fault recovery scheme of a fault-tolerant processor for embedded systems is introduced in this paper. The microarchitecture of the fault-tolerant processor called RSED is modified from superscalar processor architecture. The fault-tolerant mechanism of RSED is implemented mainly using temporal redundancy technique. Fault recovery scheme is an important part of the fault-tolerant mechanism. In order to resolve the problem of possible single point of failures, a novel TMR approach is adopted to generate re-execution instruction address. Compared with similar works, the fault recovery scheme proposed can recover processor execution more reliably.
Keywords :
fault tolerance; logic design; microprocessor chips; redundancy; TMR approach; embedded system; fault recovery approach; fault-tolerant processor; redundant stream execution decoupled; superscalar processor; temporal redundancy technique; triple modular redundancy; Computer architecture; Embedded computing; Fault detection; Fault tolerance; Fault tolerant systems; Hardware; Microarchitecture; Microprocessors; Redundancy; Surface-mount technology; Fault tolerant; fault recovery; temporal redundancy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Scalable Computing and Communications; Eighth International Conference on Embedded Computing, 2009. SCALCOM-EMBEDDEDCOM'09. International Conference on
Conference_Location :
Dalian
Print_ISBN :
978-0-7695-3825-9
Type :
conf
DOI :
10.1109/EmbeddedCom-ScalCom.2009.20
Filename :
5341592
Link To Document :
بازگشت