DocumentCode :
2511057
Title :
Net buffering in the presence of multiple timing views
Author :
Murgai, Rajeev
Author_Institution :
Fujitsu Labs. of America, Inc., Sunnyvale, CA, USA
fYear :
2004
fDate :
2004
Firstpage :
721
Lastpage :
726
Abstract :
Several modern complex digital designs involve multiple clock domains. For instance, it is not uncommon to see telecommunication chips having three to thirty clock domains. Timing views are a way to represent multiple sets of timing information at a circuit node. In this paper, we address the optimization problem of net buffering in the presence of multiple timing views. To the best of our knowledge, this is the first time that this problem has been addressed in the literature. We propose a technique which considers simultaneously all the timing views at a node and is efficient, effective, and robust. Experimental results on large industrial designs show that our technique yields better quality results and runs up to 5.75 times faster as compared to an iterative technique which works on one timing view at a time.
Keywords :
buffer circuits; optimisation; timing circuits; buffer optimization; digital designs; industrial designs; iterative technique; multiple clock domains; multiple timing views; net buffering; telecommunication chips; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1261012
Filename :
1261012
Link To Document :
بازگشت