DocumentCode :
2511099
Title :
Carry circuitry for LUT-based FPGA
Author :
Jindal, Varun ; Agarwal, Alpana
Author_Institution :
Thapar Inst. of Eng. & Technol., Patiala, India
fYear :
2004
fDate :
2004
Firstpage :
731
Lastpage :
734
Abstract :
This paper presents a carry chain design optimized for implementing multipliers along with the adder circuitry. This kind of architecture will be very useful for designs which have very large number of mathematical operations in it. The aim of the architecture is to accommodate as much logic as possible in one LUT without increasing the size of the LUT proportionately. The discussed carry chain design is compatible with both 3-input as well as 4-input LUTs. The paper ends with a comparative study of multiplier implementation on various popular FPGA architectures.
Keywords :
adders; carry logic; field programmable gate arrays; table lookup; 3 input look up table; 4 input look up table; adder circuit; carry chain design; carry circuitry; field programmable gate arrays; look up table based FPGA; multiplier implementation; optimization; Adders; Circuits; Delay; Design engineering; Design optimization; Field programmable gate arrays; Logic; Multiplexing; Routing; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1261014
Filename :
1261014
Link To Document :
بازگشت