DocumentCode :
2512171
Title :
CMOS circuit design for minimum dynamic power and highest speed
Author :
Raja, Tezaswi ; Agrawal, Vishwani D. ; Bushnell, Michael L.
Author_Institution :
Dept. of ECE, Rutgers Univ., Piscataway, NJ, USA
fYear :
2004
fDate :
2004
Firstpage :
1035
Lastpage :
1040
Abstract :
A new low-power design method produces CMOS circuits that consume the least dynamic power at the highest speed permitted under the technology constraint. A gate is characterized by an inertial delay and separate delays between its inputs and output. The technology constraint, related to feasible ranges of lengths and widths of transistors, is specified by a parameter ub. It is the upper bound on the difference between the input to output delays corresponding to any pair of inputs of a gate. We formulate a linear program (LP) whose size is proportional to the circuit size. This LP determines the inertial delay as well as input to output delays for each gate of the circuit with the given ub, such that all glitches are eliminated and the overall delay of the circuit is minimized. Because of the additional flexibility in specifying gate delays, the glitch suppression is guaranteed without any delay buffers. Hence this design consumes less power than those designed by other methods. We designed the circuit c1355 with 46% of the original power dissipation compared to a reference design. A previously published method, that characterizes each gate with a single delay, produced a c1355 circuit consuming 58% of the original power. Both low-power circuits had the same overall delay. The previous design required 224 delay buffers, whereas the new design needed none.
Keywords :
CMOS integrated circuits; delays; integrated circuit design; linear programming; logic gates; low-power electronics; power integrated circuits; CMOS circuit design; LP; c1355 circuit; complementary metal oxide semiconductor; delay buffers; glitch suppression; inertial delay; input-output delays; linear programming; logic gates delays; low power design method; minimum dynamic power; power dissipation; technology constraints; Circuit synthesis; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
Type :
conf
DOI :
10.1109/ICVD.2004.1261066
Filename :
1261066
Link To Document :
بازگشت