Title :
System structure template based transaction level modeling
Author :
Wang, Dawei ; Ye, Yingde ; Li, Sikun
Author_Institution :
China Aerodynamics R&D Center, Mianyang, China
Abstract :
In the field of SoC hardware/software co-design and electric system level design, architecture modeling is the basis of SoC high level mapping. This paper considers a novel transaction level modeling approach for various SoC architectures and design purpose. A system structure template based transaction level modeling approach is proposed to support template-level design reuse. The approach builds some typical system structure templates such as system function template (SFT) and architecture template (AT), which can customize architectures according to specific application purpose. Experiments results from JPEG encoder applications show that the SST approach can improve the quality and efficiency of SoC design greatly.
Keywords :
hardware-software codesign; system-on-chip; SoC hardware/software codesign; SoC high level mapping; architecture modeling; architecture template; electric system level design; system function template; system structure template based transaction level modeling; template-level design reuse; Adaptation models; Computational modeling; Computer architecture; Libraries; Protocols; System-on-a-chip; Transform coding; Architecture Template; Electric System Level Design; System-on-Chips; Transaction Level modeling;
Conference_Titel :
Control and Decision Conference (CCDC), 2011 Chinese
Conference_Location :
Mianyang
Print_ISBN :
978-1-4244-8737-0
DOI :
10.1109/CCDC.2011.5968245