DocumentCode :
2515592
Title :
A designated clock generation and distribution (DCGD) chip scheme for substrate noise-free 3-D stacked SiP design
Author :
Lee, Woojin ; Ryu, Chunghyun ; Cho, Jeonghyeon ; Song, Eakhwan ; Kim, Joungho
Author_Institution :
Dept. of EECS, KAIST, Daejeon, South Korea
fYear :
2010
fDate :
12-16 April 2010
Firstpage :
334
Lastpage :
337
Abstract :
In this paper, we propose a new designated clock generation and distribution (DCGD) chip scheme to offer extremely low jitter clock delivery. The proposed scheme is especially suitable for 3-D multi-stack SiP applications. Considerably enhanced timing jitter performance of the proposed scheme is enabled by the help of sufficiently improved simultaneous switching noise (SSN) isolation from the digital blocks and by lowered inductive parasitics of the clock distribution networks. Substantial suppression of the timing jitter under a severe SSN environment was well proved through a series of design, fabrication, and measurement process of test devices and packages.
Keywords :
circuit noise; clocks; jitter; 3D multistack SiP application; clock distribution chip; clock distribution networks; clock generation; inductive parasitics; low jitter clock delivery; simultaneous switching noise isolation; substrate noise-free 3D stacked SiP design; timing jitter performance; Clocks; Coupling circuits; Digital systems; Inductance; Integrated circuit interconnections; Noise generators; Packaging; Repeaters; Timing jitter; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electromagnetic Compatibility (APEMC), 2010 Asia-Pacific Symposium on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-5621-5
Type :
conf
DOI :
10.1109/APEMC.2010.5475775
Filename :
5475775
Link To Document :
بازگشت