DocumentCode :
2515657
Title :
A log-based redundant architecture for reliable parallel computation
Author :
Sánchez, Daniel ; Aragón, Juan L. ; García, Jose M.
Author_Institution :
Dept. de Ing. y Tecnol. de Comput., Univ. de Murcia, Murcia, Spain
fYear :
2010
fDate :
19-22 Dec. 2010
Firstpage :
1
Lastpage :
10
Abstract :
CMOS scaling exacerbates hardware errors making reliability a big concern for recent and future microarchitecture designs. Mechanisms to provide fault tolerance in architectures must accomplish several objectives such as low performance degradation, power consumption and area overhead. Several studies have been already proposed to provide fault tolerance for parallel codes. However, these proposals are usually implemented over non-realistic environments including the use of shared-buses among processors or modifying highly optimized hardware designs such as caches. Our main design goal is to provide transient fault detection and recovery while modifying hardware as less as possible. To this end, we propose LBRA based on a Hardware Transactional Memory (HTM) architecture in which two redundant threads successfully detects and recovers from transient faults, assuring a consistent view of the memory by means of a pair-shared cacheable virtual memory log which keeps the computation results. Results show that our log-based mechanism introduces a small performance degradation of 5% in a non-faulty scenario. Additionally, we show that LBRA supports huge fault rates such as 100 faults per million of cycles with low additional performance degradation.
Keywords :
CMOS integrated circuits; fault tolerance; integrated circuit reliability; microprocessor chips; parallel architectures; virtual storage; CMOS scaling; HTM architecture; fault recovery; fault tolerance; hardware transactional memory; log-based redundant architecture; microarchitecture design; pair-shared cacheable virtual memory log; parallel code; reliable parallel computation; transient fault detection; Computer architecture; Fault tolerance; Fault tolerant systems; Hardware; Instruction sets; Proposals; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing (HiPC), 2010 International Conference on
Conference_Location :
Dona Paula
Print_ISBN :
978-1-4244-8518-5
Electronic_ISBN :
978-1-4244-8519-2
Type :
conf
DOI :
10.1109/HIPC.2010.5713183
Filename :
5713183
Link To Document :
بازگشت