DocumentCode :
2516319
Title :
Visualization support for FPGA architecture exploration
Author :
Nasartschuk, Konstantin ; Herpers, Rainer ; Kent, Kenneth B.
Author_Institution :
Dept. of Comput. Sci., Bonn-Rhine-Sieg Univ. of Appl. Sci., St. Augustin, Germany
fYear :
2012
fDate :
11-12 Oct. 2012
Firstpage :
128
Lastpage :
134
Abstract :
Field Programmable Gate Arrays (FPGA) are used in many fields of research, e.g. to create prototypes of hardware or in applications where hardware functionality has to be changed more frequently. Boolean circuits, which can be implemented by FPGAs are the compiled result of hardware description languages such as Verilog or VHDL. Odin II is a tool, which supports developers in the research of FPGA based applications and FPGA architecture exploration by providing a framework for compilation and verification. In combination with the tools ABC, T-VPACK and VPR, Odin II is part of a CAD flow, which compiles Verilog source code that targets specific hardware resources. This paper describes the development of a graphical user interface as part of Odin II. The goal is to visualize the results of these tools in order to explore the changing structure during the compilation and optimization processes, which can be helpful to research new FPGA architectures and improve the work flow.
Keywords :
field programmable gate arrays; hardware description languages; Boolean circuits; CAD flow; FPGA architecture exploration; Odin II; VHDL; Verilog source code; field programmable gate arrays; graphical user interface; hardware description languages; hardware functionality; hardware resources; visualization support; Design automation; Field programmable gate arrays; Graphical user interfaces; Hardware; Hardware design languages; Integrated circuit interconnections; Visualization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Rapid System Prototyping (RSP), 2012 23rd IEEE International Symposium on
Conference_Location :
Tampere
ISSN :
2150-5500
Print_ISBN :
978-1-4673-2786-2
Electronic_ISBN :
2150-5500
Type :
conf
DOI :
10.1109/RSP.2012.6380701
Filename :
6380701
Link To Document :
بازگشت