Author :
Beica, Rozalia ; Siblerud, Paul ; Sharbono, Charles ; Bernt, Marvin
Author_Institution :
Semitool, Inc., Kalispell, MT, USA
Abstract :
Increasing demand for new and more advanced electronic products, with smaller form factor and superior functionality and performance, while reducing the cost, has driven the semiconductor industry to develop more innovative and emerging advanced packaging technologies. 3D packaging, using z-axis through silicon via (TSV) stacking concept has been and continues to be investigated by many of the semiconductor manufacturers and research institutes and is believed to be one of the most promising, if not the most promising concept that could successfully address the limitations of today´s packaging technologies. There is a continuous increase of interest in development and study of applicability of this new chip stacking approach to existing and future devices; currently, more than fifty companies worldwide are involved in some sort of 3D TSV packaging developments. There are several steps involved in 3D chip stacking using TSV technology. Each of these steps requires different techniques, materials and processes, applications that have to be well understood and integrated in order to successfully be applied. This paper will address various electrodeposition processes applied to form 3D interconnects, from TSV deposition, which is the main metallization step that stays at the hearth of this new technology, to other metallization steps for additional connections, such as bumping and redistribution layers, already well known and applied processes in current wafer level packaging (WLP) applications. Advantages and difficulties associated with each of these technologies, with more focus on 3D vertical integration using TSV copper interconnect, including the approaches taken to overcome them, will be presented. Deposition conditions for bumping were optimized in order to enable higher deposition rates. For other through- mask applications, such as redistribution lines (RDL), the complexity of the pattern, deposition rate, chemical formulation and process parameters were foun- d to have a significant effect on within-die (WID) thickness distribution. In case of WLP structures of thick metal and high aspect ratios, seed layer uniformity proved to be essential for achieving void-free deposition. Void-free structures, especially for high aspect ratio vias seeded with dry methods, such as physical vapor deposition (PVD) or chemical vapor deposition (CVD), seem difficult to obtain. New approaches, such as seed layer repair (SLE) or direct on barrier electrodeposition (DOB) can provide superior uniformity and coverage of the conductive layer, necessary for a uniform nucleation of copper electrodeposition process along the entire sidewall of the via, at significantly lower costs. This paper will present TSV structures obtained with wet chemical processes applications for both seed layer and via filling. Besides seed layer uniformity, additional factors were identified to also be critical for successfully filling deep vias. They are: via profile, wettability of vias, superior performance of chemistries and high performance equipment. By selecting the most appropriate deposition methods and optimizing the chemical formulations together with the process parameters, void-free TSV structures can be obtained.
Keywords :
copper; electrodeposition; elemental semiconductors; integrated circuit interconnections; integrated circuit metallisation; integrated circuit packaging; nucleation; semiconductor device metallisation; semiconductor device packaging; silicon; wafer level packaging; wetting; 3D TSV packaging; 3D chip stacking; 3D interconnects; 3D packaging; 3D vertical integration; Cu; TSV copper interconnection; advanced electronic products; bumping layer; chemical formulation; chip stacking; deposition rates; direct-on-barrier electrodeposition; electrodeposition; metallization; nucleation; packaging technologies; process parameters; redistribution layer; redistribution lines; seed layer repair; semiconductor industry; through silicon via stacking; via filling; via profile; void-free deposition; wafer level packaging; wet chemical processes; wettability; within-die thickness distribution; Chemical processes; Chemical vapor deposition; Copper; Electronics packaging; Filling; Industrial electronics; Metallization; Semiconductor device packaging; Stacking; Through-silicon vias;