Title :
New Front To Back-side 3D Interconnects Based High Aspect Ratio Through Silicon Vias
Author :
Saadaoui, M. ; Wien, W. ; Zeijl, H.V. ; Schellevis, H. ; Laros, M. ; Sarro, P.M.
Author_Institution :
Lab. of Electron. Mater. Devices & Components (ECTM, DELFT Univ. of Technol., Delft, Germany
Abstract :
This paper describes a new front to back-side metallization process for 3D interconnect applications that require high aspect ratio through silicon vias (TSVs). A new bottom-up copper electroplating process is used to achieve a high aspect ratio vias of 15. First, a local sealing method is used in order to attain 80% of the vias filling with copper. Then a ´re-fill´ process is used for complete feedthrough metallization. By optimizing the process steps, cross-Kelvin structures based TSVs are implemented on both sides of the wafer and connected together without the need of a chemical mechanical polishing step. A very low Kelvin resistance (25m¿) is measured indicating that the process presented here is suitable for advanced 3D interconnects that requires fast signal transmission.
Keywords :
chemical mechanical polishing; copper; elemental semiconductors; integrated circuit interconnections; integrated circuit metallisation; semiconductor device metallisation; silicon; 3D interconnect applications; Cu-Si; Kelvin resistance; back-side 3D interconnects; back-side metallization process; chemical mechanical polishing step; copper; cross-Kelvin structures; feedthrough metallization; high aspect ratio; local sealing method; refill process; through silicon vias; vias filling; Copper; Costs; Integrated circuit interconnections; Integrated circuit packaging; Metallization; Microprocessors; Silicon; Sputtering; Transistors; Wafer bonding;
Conference_Titel :
Electronics Packaging Technology Conference, 2008. EPTC 2008. 10th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2117-6
Electronic_ISBN :
978-1-4244-2118-3
DOI :
10.1109/EPTC.2008.4763437