Title :
Development of a 65nm Cu/low-k Stack Die FBGA Package for SiP Applications
Author :
Zhang, Xiaowu ; Premachandran, C.S. ; Chong, Ser-Choong ; Wai, Leong Ching ; Lee, Vincent ; Chai, TC ; Kripesh, V. ; Lau, John H. ; Sekhar, V.K. ; Wang, Sandy ; Pinjala, D. ; Lee, Charles ; Yeow, Siao Lin
Author_Institution :
Inst. of Microelectron., A*STAR (Agency for Sci., Technol. & Res.), Singapore
Abstract :
Consumers´ demands have driven the industry towards device or package with low cost, high performance and multiple functions. Staking two or more chips into one package becomes a popular choice. In this paper, development of three-die stack fine pitch BGA (FBGA) package is reported. A 65 nm Cu/low-k die is used as the bottom die in the package to increase the speed of the chip with multi-layers interconnect structures. Comapred to the conventional dielectrics, low-k materials are softer and less resisitant to thermal-mechanical stress induced by packaging processes. Thus, in this paper, finite element analysis has been largely performed to minimize stresses in low-k layers and to address the low-k delamination issue. In the dicing evaluation, comparison among straight cut, bevel cut and two step cut was performed in terms of die strength and chipping results. It is found that bevel cut dicing methodology is better than single step dicing methodology. Die attach process (especially wire embedded film process) is optimized to ensure no voids present in the die attach materials after the bonding process. The ultra low loop wire bonding process (50 mum) is also well established. The maximum wire sweep for all test vehicles is less than 10% in the molding process. Finally, all TVI samples have been successfully passed JEDEC component level tests such as TC for 1000 cycles (-40degC to 125degC) and HTS (150degC) for 1000 hours.
Keywords :
copper; cutting; electronics packaging; finite element analysis; low-k dielectric thin films; microassembling; moulding; Cu; Cu/low-k stack die FBGA package; SiP applications; bevel cut dicing methodology; dicing evaluation; die attach process; finite element analysis; low-k delamination issue; low-k materials; multi-layers interconnect structures; packaging processes; single step dicing methodology; size 65 nm; temperature -40 C to 125 C; temperature 150 C; thermal-mechanical stress; three-die stack fine pitch BGA; time 1000 hour; wire embedded film process; Bonding processes; Cost function; Dielectric materials; Finite element methods; Microassembly; Packaging; Performance analysis; Testing; Thermal stresses; Wire;
Conference_Titel :
Electronics Packaging Technology Conference, 2008. EPTC 2008. 10th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2117-6
Electronic_ISBN :
978-1-4244-2118-3
DOI :
10.1109/EPTC.2008.4763464