DocumentCode :
2520268
Title :
Study on Board Level Drop Reliability of Wafer Level Chip Scale Package with Leadfree Solder
Author :
Xueren, Zhang ; Wenhui, Zhu ; Edith, Poh ; Boon, Tan Hien
Author_Institution :
Packaging Anal. & Design Center, United Test & Assembly Center, Ltd., Singapore
fYear :
2008
fDate :
9-12 Dec. 2008
Firstpage :
1096
Lastpage :
1101
Abstract :
Wafer level chip scale package (WLCSP) is a promising packaging technology to accommodate the demand for small, portable handheld electronic. This bare-die bumped package is able to offer significant area savings, improve package electrical parasitics and power dissipation performance over substrate-based BGA packages. However, its board level reliability especially mechanical performance under shock impact is a great concern for handheld electronics. In this paper, daisy chained WLCSP packages with leadfree solder bumps have been assembled on customer boards, and board level drop test has been carried out on a JEDEC compatible drop tester. First failure is found at 42 drops among 36 samples. All the electrical failure found is caused by the breakage of Cu trace under critical corner ball at PCB side. To understand the failure mechanism and built up the life prediction model for WLCSP, finite element simulation has been carried out by explicit dynamic software ANSYS/LS-Dyna. Strain-rate dependent elastoplastic model for solder is developed vi nano-indentation test and implemented to the simulation. highest interface peeling stress is found at one of the corner and between solder and PCB Cu pad, which is exactly correlated with failure location from the test results. This failure mode is different from those results for WLCSP open publications, where failure mostly happened at component side. From simulation analysis, it is understood that the maximum stress located at PCB side is mainly due to the Cu trace connected to the Cu pad along board length direction. Recommendation on Cu trace alignment has been proposed to improve PCB design accordingly. Bump structure effect has also been simulated, and it is shown that RDL design with soft dielectric passivation layer is very helpful for the drop reliability performance improvement of WLCSP.
Keywords :
copper; elastoplasticity; electronics packaging; finite element analysis; nanoindentation; passivation; wafer level packaging; Cu; Cu trace; bare-die bumped package; board level drop reliability; bump structure effect; dielectric passivation layer; dynamic software ANSYS/LS-Dyna; elastoplastic model; electrical failure; electrical parasitics; failure location; failure mechanism; finite element simulation; interface peeling stress; leadfree solder bumps; nanoindentation test; portable handheld electronic; power dissipation; shock impact; substrate-based BGA packages; wafer level chip scale package; Assembly; Chip scale packaging; Electric shock; Electronics packaging; Lead; Power dissipation; Predictive models; Stress; Testing; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics Packaging Technology Conference, 2008. EPTC 2008. 10th
Conference_Location :
Singapore
Print_ISBN :
978-1-4244-2117-6
Electronic_ISBN :
978-1-4244-2118-3
Type :
conf
DOI :
10.1109/EPTC.2008.4763575
Filename :
4763575
Link To Document :
بازگشت