DocumentCode :
25206
Title :
A 12 pJ/Pixel Analog-to-Information Converter Based 816 × 640 Pixel CMOS Image Sensor
Author :
Chen, Denis Guangyin ; Fang Tang ; Law, Man-Kay ; Bermak, Amine
Author_Institution :
Electron. & Comput. Eng. Dept., Hong Kong Univ. of Sci. & Technol., Hong Kong, China
Volume :
49
Issue :
5
fYear :
2014
fDate :
May-14
Firstpage :
1210
Lastpage :
1222
Abstract :
Analog-to-information converters (AICs) take advantage of the limited information bandwidth in high-frequency signals to improve the energy efficiency of front-end data converters. High-resolution image sensors often convey limited information due to the spatial redundancy between neighboring pixels. This paper proposes a mixed-signal AIC which compresses each nonoverlapping 4 × 4 pixel block in a 816 × 640 pixel prototype active-pixel sensor (APS) imager. It combines an energy-efficient charge-pump bit-image processor (BIP) with an area-efficient successive-approximation-register-single-slope (SAR-SS) hybrid analog-to-digital converter (ADC) via a charge-transfer-amplifier (CTA). The AIC is fully dynamic and consumes no static power. The ADC´s capacitor array doubles as a computational device for parts of the compression algorithm which reduces its sampling rate by a factor of four. The compressed data contains direct edge information and can be decoded by a very simple receiver. The fabricated prototype consumes 12 pJ per pixel at 111 fps in the image compression mode and 48 pJ per pixel at 28.7 fps in raw data mode (9 b per pixel) under the same clock rate. To the best of our knowledge, this is the most energy-efficient compressive CMOS image sensor ever reported in the literature, thanks to the proposed AIC.
Keywords :
CMOS image sensors; amplifiers; analogue-digital conversion; approximation theory; capacitors; charge pump circuits; data compression; decoding; image coding; image resolution; image sampling; sensor arrays; ADC; APS imager; BIP; CTA; SAR-SS; active-pixel sensor imager; analog-to-information converter; area-efficient successive-approximation-register-single-slope; capacitor array; charge-transfer-amplifier; energy-efficient charge-pump bit-image processor; energy-efficient compressive CMOS image sensor; front-end data converter; hybrid analog-to-digital converter; image compression mode; image resolution; mixed-signal AIC; spatial redundancy; Approximation algorithms; CMOS image sensors; Capacitors; Image coding; Image resolution; Power demand; Analog-to-information converter (AIC); CMOS image sensor; SAR ADC; charge transfer amplifier; compressive sensing; image compression;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2307063
Filename :
6762815
Link To Document :
بازگشت