DocumentCode :
252062
Title :
Flipping-based high speed VLSI architecture for 2-D lifting DWT
Author :
Darji, A.D. ; Shashikanth, Konale ; Limaye, Ashutosh ; Merchant, S.N. ; Chandorkar, A.N.
Author_Institution :
Electr. Eng. Dept., Indian Inst. of Technol. Bombay, Mumbai, India
fYear :
2014
fDate :
3-6 Aug. 2014
Firstpage :
193
Lastpage :
196
Abstract :
In this paper, a flipping-based high speed VLSI architecture for lifting-based 2-D DWT is proposed. The direct implementation of lifting equation has long critical path delay. To reduce the critical path, the flipping structure is widely used. In the proposed architecture, the multipliers in flipping structure are replaced by shift-and-add algorithm. This reduces the critical path delay to one adder (Tα), which is the minimum possible delay any DWT architecture can have. Thus, the proposed architecture is suitable for high-speed applications and has 100% hardware utilization with low control complexity. The architecture is described using VHDL and implemented on FPGA.
Keywords :
VLSI; adders; discrete wavelet transforms; high-speed integrated circuits; 2D lifting DWT; FPGA; VHDL; flipping structure; flipping-based high speed VLSI architecture; lifting equation; long critical path delay; low control complexity; shift-and-add algorithm; Adders; Computer architecture; Delays; Discrete wavelet transforms; Field programmable gate arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2014 IEEE 57th International Midwest Symposium on
Conference_Location :
College Station, TX
ISSN :
1548-3746
Print_ISBN :
978-1-4799-4134-6
Type :
conf
DOI :
10.1109/MWSCAS.2014.6908385
Filename :
6908385
Link To Document :
بازگشت